ISSN No:2250-3676 ----- Crossref DOI Prefix: 10.64771
   Email: ijesatj@gmail.com,   

(Peer Reviewed, Referred & Indexed Journal)


    Design Space Exploration Of Full Adder Circuits: A Power-Delay-Area Perspective Across CMOS Technology Scaling

    A Nagendra Kumar,E. Balakrishna,Y. L. Ajay Kumar

    Author

    ID: 1946

    DOI:

    Abstract :

    As Technology Advances, Digital Circuits Are Becoming More Complex, Requiring Efficient And Power-conscious Arithmetic Units. This Study Explores The Performance Of Full Adders Implemented With Different CMOS Technologies, Focusing On Power Consumption, Propagation Delay, And Area Efficiency. Using Simulation Tools Like Tanner EDA , We Compare 45 Nm And 90 Nm Technology Nodes To Understand The Trade Offs Between Speed, Power, And Area. Our Findings Indicate That Hybrid Full Adders Provide A Better Balance Between Power Efficiency, Performance, And Area Utilization, Making Them Suitable For Modern Low-power Applications. Keywords: Full Adder, CMOS Technology, Power Efficiency, Propagation Delay, Area Optimization, VLSI.

    Published:

    03-01-2026

    Issue:

    Vol. 26 No. 01 (2026)


    Page Nos:

    14-19


    Section:

    Articles

    License:

    This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.

    How to Cite

    A Nagendra Kumar,E. Balakrishna,Y. L. Ajay Kumar, Design Space Exploration of Full Adder Circuits: A Power-Delay-Area Perspective Across CMOS Technology Scaling , 2026, International Journal of Engineering Sciences and Advanced Technology, 26(01), Page 14-19, ISSN No: 2250-3676.

    DOI: